#### CSD-2019 Special Issue

J. Indian Chem. Soc., Vol. 97, No. 12c, December 2020, pp. 2929-2933

# All optical Reflective Semiconductor Optical Amplifier based half adder

# Kajal Majj<sup>a,b</sup>, Kousik Mukherjee<sup>\*a</sup> and Mrinal Kanti Mandal<sup>b</sup>

<sup>a</sup>Postgraduate Department of Physics, B. B. College Asansol, Asansol-713 303, West Bengal, India

<sup>b</sup>Department of Physics, National Institute of Technology Durgapur, Durgapur-713 209, West Bengal, India

E-mail: klmukherjee003@gmail.com

Manuscript received online 04 December 2020, accepted 24 December 2020

All optical Reflective Semiconductor Optical Amplifier (RSOA) based half adder using Gaussian pulse is described and analyzed. In RSOA cross gain modulation is used for optical switching. This switching is utilized to design optical half adder. The practical feasibility is confirmed by calculating output ER, CR and Q value of the RSOA based half adder which shows distinguishes between the high levels to low level.

Keywords: Half adder, RSOA, cross gain modulation, Q value.

### Introduction

All optical signal processing can overcome the problem of speed limitations encountered in electronic systems<sup>1</sup>. Semiconductor optical amplifier (SOA) is an important device showing different optical nonlinearities suitable for all optical switching and due to its ease of integration<sup>2</sup>. Another device in this category of switching with enhanced performance is double pass SOA or reflective SOA (RSOA)<sup>3</sup>. The main advantage of RSOA over conventional SOA is that it offers larger gain for the same length and biasing current<sup>3–5</sup>. In this communication, a half adder is designed and simulated using RSOA as an optical switch for the first time as far as our knowledge goes.

Half adder is an important unit for arithmetic operation in digital computation, and can be extended to design full adder with extra elements. In the following sections, working of RSOA based switch, working of RSOA based half adder and results of operations of the device are described.

# **RSOA** based switch

The RSOA based switch as shown in Fig. 1.

When a control signals enter in the RSOA, it saturates and the gain reduces  $^{\rm 6}$ 

$$G(t) = \{e^{[h(t)]}\}^2$$
(1)

where h(t) expressed as the equations<sup>6</sup>



Fig. 1. RSOA based switch.

$$\frac{dh(t)}{dt} = \frac{g_0 L - h(t)}{\tau_e} - \frac{P_{in}(t)}{E_s} [exp(h(t)) - 1]$$
(2)

where  $\mathsf{P}_{in}(t)$  is a input power and  $\mathsf{E}_s$  is a saturation energy of the RSOA and  $g_0$  is the gain coefficient. Now the unsaturated gain is^6

$$G_{s} = \exp \left\{ L(g_{0} - \alpha_{d}) \right\}$$
(3)

where  $\alpha_d$  is the internal loss of the Reflective SOA.

We used a Gaussian pulse as a pump and probe signal of the  $\ensuremath{\mathsf{form}^6}$ 

$$\mathsf{P}_{\mathsf{cp}}(\mathsf{t}) = \frac{\mathsf{E}_{\mathsf{c}}}{\sigma\sqrt{\pi}} e^{-\frac{\mathsf{t}^2}{\sigma^2}} \tag{4}$$

where  $E_c$  is the control pulse energy, t is the time and  $\sigma$  =

2929



 $T_{fwhm}/1.665$ ,  $T_{fwhm}$  is the full width half maximum. Now when the both pump and probe signal passes through the Reflective SOA its becomes amplified and Reflective SOA output is<sup>4</sup>

$$OP_{rsoa} = RG(t)P_{in}$$
(5)

when the only probe signal passes through the Reflective SOA, the Reflective SOA output is<sup>4</sup>

$$OP_{rsoa} = RG_sG_sP_{in}$$
(6)

## **RSOA** based half adder

Half adder has two inputs and two outputs, one output is called 'SUM' and another is called 'CARRY'. RSOA based half adder as shown in Fig. 2. It is consists of 4 RSOA based switch. Operational principle of RSOA based half adder as given below:

Case 1: When both the inputs  $A_1$  and  $A_2$  are '0', in Fig. 2, no probe signal existing in RSOA 1 and RSOA 2, the output SUM contains '0' state i.e. 'LOW'. In Fig. 2 there is no pump signal present in RSOA 3, so RSOA 3 output contains high but there is no probe signal existing in RSOA 4, so the output of the RSOA 4 becomes zero i.e. output of CARRY bit is zero.



Fig. 2. RSOA based half adder ( / BS - Beam splitter).

Case 2: When the input  $A_1 = '1'$  and  $A_2 = '0'$ , in Fig. 2 there is no probe signal existing in RSOA 1, so RSOA 1 output is zero and in RSOA 2 only data signal present so the output SUM contains '1' state i.e. 'HIGH'. Similarly in the RSOA 3 control signal present but there is no probe signal in RSOA 4. So the output of CARRY bit is zero. Case 3: When the input  $A_1 = 0^{\circ}$  and  $A_2 = 1^{\circ}$ , there is no pump signal existing in RSOA 1, so the output SUM contains 1' state i.e. 'HIGH' and CARRY bit contains 0' state.

Case 4: When the input  $A_1 = '1'$  and  $A_2 = '1'$  both data and control signals enters into the RSOA 1 and RSOA 2, both the outputs RSOA 1 and RSOA 2 are low so the output SUM contains '0' state i.e. 'LOW'. In RSOA 3 and RSOA 4, both the data and control signals present. So output CARRY contains '0' state.

From the above discussions we found that SUM becomes 0110 and CARRY becomes 0001. So the output expressions of SUM and CARRY are

$$SUM = \overline{A}_1 A_2 + A_1 \overline{A}_2$$
(7)

$$CARRY = A_1 A_2 \tag{8}$$

## Simulation and results

We consider a input control pulse and probe signal as a Gaussian pulse. So the simulated input and output of the half adder as shown in Figs. 3(a) to 3(d).





Fig. 3. Inputs: (a)  $A_1$ , (b)  $A_2$ . Outputs: (c) SUM and (d) CARRY.

The output extinction ratio<sup>7,8</sup> is the ratio of the minimum value of peak power of high level ('1') to the maximum value of peak power low level ('0') which is found to be 15.70 db for SUM and 24.16 dB for CARRY of the half adder.

The contrast ratio<sup>9</sup> is the ratio of the mean value of peak

power of high level ('1') to the mean value of peak power of low level ('0'). We have found C.R. 18.71 dB for SUM and 26.65 dB for CARRY of the half adder.

The Q value expressed as<sup>10</sup>

$$Q = \frac{P_{Mean}^{1} - P_{Mean}^{0}}{sd^{1} + sd^{0}}$$
(9)

which is found to be 73.44 for SUM and 27.74 for CARRY.

The eye-opening is defined as following formula<sup>6</sup>

$$OP = \frac{P_{Min}^1 - P_{Max}^0}{P_{Min}^1}$$
(10)

We have calculated REOP for SUM is 95.4% and CARRY is 99.6% of the half adder. We choose the parameter as I =



Fig. 4. Plots of (a) ER versus E<sub>c</sub>, (b) CR versus E<sub>c</sub>, (c) Q versus E<sub>c</sub> and (d) eye-opening versus E<sub>c</sub> for SUM output.

200 mA,  $t_e = 75$  ps,  $E_c = 50$  fj, and  $\tau_{fwhm} = 1$  ps and we found ER = 15.70 dB, CR = 18.71 dB, OP = 95.4%, quality factor (Q) = 73.44 and bit-error-rate (BER) is zero for SUM and ER = 24.16 dB, CR = 26.65 dB, OP = 99.6% and Q value 27.74 for CARRY of the half adder circuit. The plots of the output ER, CR, Q value and eye-opening with  $E_c$  when injection current (I) is kept constant is shown in Fig. 4(a) to Fig. 4(d) for SUM and the plots of the output ER, CR, Q value and eye-opening with  $E_c$  when injection current (I) is kept constant is shown in Fig. 5(a) to Fig. 5(d) for CARRY of the half adder circuit. Eye diagram with large eyes represents clear transmission. High value of relative eye-opening (95.4% and 99.6%) represents good response of the half adder circuit. In Fig. 4 and Fig. 5 indicates ER, CR, Q value and eye-opening reduces with raising the control pulse energy due to gain compression effect. Also, since lower biasing current implies less unsaturated gain the maximum values of the ER and CR also decreases with decreasing biasing current. High values of Q values indicate error less transmission of the half adder circuit.



Fig. 5. Plots of (a) ER versus E<sub>c</sub>, (b) CR versus E<sub>c</sub>, (c) Q versus E<sub>c</sub> and (d) eye-opening versus E<sub>c</sub> for CARRY output.



Fig. 6. Eye-diagram of SUM output.



Fig. 7. Eye-diagram of CARRY output..

# Maji et al.: All optical Reflective Semiconductor Optical Amplifier based half adder

#### Conclusions

A novel all optical half adder circuit is designed and simulated using RSOA. ER, CR, Q factor and eye diagram show satisfactory performance and reliability of the device. Large Q value and eye opening ensure errorless operation. The half adder can be extended to design a full adder with some additional circuits.

#### References

- A. Kotb, K. E. Zoiros and C. Guo, J. Compu. Electr., 2018, 17, 1640.
- K. Mukherjee, K. Maji and A. Raja, International Journal of Advances and Applications in Mathematical Sciences, 2019, 19(9), 919.
- L. Q. Guo and M. J. Connelly, *Optics Comms.*, 2008, **281(17)**, 4470.
- K. Maji, K. Mukherjee and A. Raja, "Springer Lecture Notes in Electrical Engineering (LNEE)", Book Series, 2020, 6, pp. 269-279.
- K. Mukherjee, K. Maji and A. Raja, (DevIC2019) doi: 10.1109/ DEVIC.2019.8783531.
- 6. T. Chattopadhyay, Appl. Optics, 2010, 49(28), 5226.
- Dilip Kumar Gayen, Tanay Chattopadhyay, Arunava Bhattacharyya, Saikat Basak and Dipanti Dey, *Appl. Optics*, 2014, 53(36), 8400.
- 8. T. Chattopadhyay, Optic Fiber Technol., 2011, 17(6), 558.
- 9. T. Chattopadhyay, Optics Laser Technol., 2010, 42(6), 1014.
- Dilip Kumar Gayen, Tanay Chattopadhyay, Rajat Kumar Pal and Jitendra Nath Roy, *J. Comput. Electr.*, 2010, 9, 57.